Verification Techniques for System-Level Design (PDF)
(Sprache: Englisch)
This book will explain how to verify SoC (Systems on Chip) logic designs using "formal¿ and "semiformal¿ verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended....
sofort als Download lieferbar
eBook (pdf)
76.10 €
- Lastschrift, Kreditkarte, Paypal, Rechnung
- Kostenloser tolino webreader
Produktdetails
Produktinformationen zu „Verification Techniques for System-Level Design (PDF)“
This book will explain how to verify SoC (Systems on Chip) logic designs using "formal¿ and "semiformal¿ verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in "functional¿ verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.
For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.
. First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.
. Formal verification of high-level designs (RTL or higher).
. Verification techniques are discussed with associated system-level design methodology.
For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.
. First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.
. Formal verification of high-level designs (RTL or higher).
. Verification techniques are discussed with associated system-level design methodology.
Autoren-Porträt von Masahiro Fujita, Indradeep Ghosh, Mukul Prasad
*Spent 15 years at Fujitsu research laboratories.*Research on synthesis and verification of digital systems for more than 25 years
*Full professor at VLSI Design and Education Center in the University of Tokyo
Bibliographische Angaben
- Autoren: Masahiro Fujita , Indradeep Ghosh , Mukul Prasad
- 2010, 256 Seiten, Englisch
- Verlag: Elsevier Science & Techn.
- ISBN-10: 0080553133
- ISBN-13: 9780080553139
- Erscheinungsdatum: 27.07.2010
Abhängig von Bildschirmgröße und eingestellter Schriftgröße kann die Seitenzahl auf Ihrem Lesegerät variieren.
eBook Informationen
- Dateiformat: PDF
- Größe: 1.96 MB
- Mit Kopierschutz
- Vorlesefunktion
Sprache:
Englisch
Kopierschutz
Dieses eBook können Sie uneingeschränkt auf allen Geräten der tolino Familie lesen. Zum Lesen auf sonstigen eReadern und am PC benötigen Sie eine Adobe ID.
Kommentar zu "Verification Techniques for System-Level Design"
Schreiben Sie einen Kommentar zu "Verification Techniques for System-Level Design".
Kommentar verfassen